# Electrical Characterization of Carbon Nanotube Transistors (CNT FETs) with the 4200A-SCS Parameter Analyzer

## APPLICATION NOTE





#### Introduction

Carbon nanotubes (CNTs) have been the subject of a lot of scientific research in recent years, due not only to their small size but to their remarkable electronic and mechanical properties and many potential applications. The problems associated with attempting to scale down traditional semiconductor devices have led researchers to look into CNT-based devices, such as carbon nanotube field effect transistors (CNT FETs), as alternatives. Because they are not subject to the same scaling problems as traditional semiconductor devices, CNT FETs are being studied for a wide variety of applications, including logic devices, memory devices, sensors, etc. The research on these devices typically involves determining various electrical parameters, which may include current-voltage (I-V), pulsed I-V, and capacitance (C) measurements. Characterizing the electrical properties of delicate nanoelectronic devices requires instruments and measurement techniques optimized for low power levels and high measurement sensitivity.

The 4200A-SCS Parameter Analyzer offers a variety of advantages for electrical characterization of CNT FETs. This configurable test system can simplify these sensitive electrical measurements because it combines multiple measurement instruments into one integrated system that includes hardware, interactive software, graphics, and analysis capabilities. The system comes with pre-configured tests for performing electrical measurements that have been optimized to ensure accurate results on CNT FETs. This application note explains how to optimize DC, pulsed I-V, and C-V measurements on a CNT FET using the 4200A-SCS Parameter Analyzer. It includes detailed information on proper cabling and connections, guarding, shielding, noise reduction techniques, and other important measurement considerations when testing carbon nanotube transistors.

#### The Carbon Nanotube Transistor

A single semiconducting CNT can be used as the conducting channel between the source and drain of a FET. **Figure 1** illustrates a back-gated Schottky barrier CNT FET. Two metal contacts are located across both ends of the CNT to form the Source and Drain terminals of the FET. The CNT is placed atop an oxide that sits above a doped silicon substrate, which forms the Gate terminal. Connections are made to the three DUT terminals to perform the electrical measurements.



Figure 1. Back-gated carbon nanotube transistor

# Making Electrical Measurements with the 4200A-SCS

The 4200A-SCS is supplied with a test project for making some of the most commonly used electrical measurements for CNT FETs. This project, the Carbon Nanotube Transistor Characterization Project (*cntfet*), includes tests for I-V, pulsed I-V, and C-V measurements. The I-V tests are performed using two Source Measure Units (SMUs), 4200-SMU, 4201-SMU, 4210-SMU, or 4211-SMU, both with the 4200-PA Preamp option. The pulsed and transient I-V measurements are made using the 4225-PMU Ultra-Fast I-V Module (PMU) with two 4225-RPM Remote/Preamplifier Switch options. Finally, the C-V measurements are performed using the either the 4210-CVU or 4215-CVU C-V Measurement Module (CVU).

The *cntfet* project is included with all 4200A-SCS systems. **Figure 2** shows the *cntfet* project running in the Clarius application.



Figure 2. The cntfet project for the 4200A-SCS

#### **Current-Voltage Measurements**

The I-V characteristics of a CNT transistor can be used to extract many of the device's parameters, study the effects of fabrication technique and process variations, determine the quality of the contacts, etc. **Figure 3** illustrates a DC I-V test configuration that incorporates two SMUs. These SMUs are capable of sourcing and measuring both current and

voltage; they have picoamp sensitivity and can be current-limited to prevent damage to the device. In this diagram, SMU1 is connected to the Gate of the CNT FET and SMU2 is connected to the Drain. The Source terminal is connected to the Ground Unit (GNDU) or to a third SMU if it is necessary to source and measure from all three terminals of the FET.



Figure 3. Circuit diagram for measuring the DC I-V characteristics of a CNT FET

In this example, the 4200A-SCS's Clarius software is set up to measure a DC drain family of curves ( $V_{ds-ld}$ ). As SMU1 steps the gate voltage ( $V_{o}$ ), SMU2 sweeps the drain voltage

 $(V_d)$  and measures the resulting drain current  $(I_d)$ . **Figure 4** shows the resulting FET characteristics generated using the CNT FET project.



Figure 4. DC I-V drain family of curves measured by the 4200-SMU Source Measure Unit

Without changing connections to the device, 4200A-SCS's interactive Clarius software simplifies performing other common I-V tests such as the drain current ( $I_d$ ) vs. gate voltage ( $V_0$ ) curves. For this test, the gate voltage is swept

and the resulting drain current is measured at a constant drain voltage. The results of an  $I_d$ – $V_g$  curve at a constant drain voltage are shown in **Figure 5**. The drain voltage can also be stepped as the gate voltage is swept.



Figure 5. Drain current vs. gate voltage of CNT FET.

#### Optimizing DC measurements

The following techniques will improve the quality of DC measurements made on CNT FETs with the 4200A-SCS:

- Limit Current: To prevent damage to the device while performing I-V characterization, the user should limit the amount of current that can flow through the device. This can be done in the software by setting the Current Compliance of each SMU to a safe level, such as 20 μA. This is a programmed limit to ensure the current doesn't exceed the user-defined compliance.
- Provide Sufficient Settling Time: Because CNT FET measurements often involve measuring low current (<1 μA), it is important to allow sufficient settling time to ensure the measurements are stabilized after a current or voltage has been applied. Some of the factors that affect the settling time of the measurement circuit include the cables, test fixtures, switches, probers, the DUT resistance, and the current range of the measurement instrument. To ensure settled readings, additional delay time can be added to the voltage or current step time prior to the measurement. This delay time can be easily adjusted in the Test Settings pane within the Clarius software.

- Use Proper Speed Modes: The Test Settings pane also offers Speed Modes, including Delay and Filter Factor settings, which affect the settling time of the reading, as well as the integration time of the measurement.
   Increasing the Delay Factor, Filter Factor, and the A/D Aperture Time can decrease noisy measurements.
- Minimize Noisy Measurements: Noise may be generated from a variety of sources, including particle collisions, defects, AC pick-up, and electrostatic interference. Noisy measurements result when a noise signal is superimposed on the DC signal being measured. This can result in inaccurate or fluctuating measurements.

The most common form of external noise "pick-up" is 60 Hz (or 50 Hz) line cycle pick-up. This can be a common occurrence near fluorescent lights. Millivolts of noise are not uncommon. Keithley uses a technique called Line-Cycle Integration to minimize the effects of 60 Hz (or 50 Hz) line pick-up. Line-cycle noise will "average out" when the integration time is equal to an integral number of power line cycles. The number of power line cycles can be adjusted in the Clarius software in the Advanced Test Settings dialog box on the right side of the screen.

Electrostatic interference is another cause of noisy measurements when measuring low currents. This coupling occurs when an electrically charged object approaches the circuit under test. In high impedance circuits, this charge doesn't decay rapidly and can result in unstable measurements. The erroneous readings may be due to either DC or AC electrostatic fields, so electrostatic shielding will help minimize the effects of these fields.

The electrostatic shield can be just a simple metal box that encloses the test circuit. Probe stations often include an electrostatic/EMI shield or optional dark box. The shield should be connected to the measurement circuit LO, which is the Force LO terminal of the SMU. The Force LO terminal is the outside shield of the triax cable of the SMU or is located on the GNDU. All cables need to be of a low-noise design and shielded. Each SMU comes with two low-noise triax cables.

**Keep Probes Up:** Make sure the probes are in the up position (not contacted to the device) when connecting and disconnecting instruments from the terminals of the device. The process of moving cables has the potential to inject charge into the device and cause damage. This is due to both triboelectric and piezoelectric effects.

#### Pulsed I-V Measurements

In addition to making traditional DC I-V measurements, it may be desirable to perform ultra-fast pulsed I-V measurements for various reasons. First, it may be important to observe the high speed response of the CNT device. In some cases, nanostructures can be destroyed by the heat generated when making traditional DC measurements. Pulsed I-V measurements can reduce the total energy dissipated in a device, and therefore reduce the potential for damage. Finally, pulsed electrical testing can prevent current drifting in measurements that can occur during DC measurements.

The pulsed I-V measurements on the CNT FET can be easily made using the 4225-PMU Ultra-Fast I-V Module. The PMU provides two channels of high speed, multi-level voltage pulse output while simultaneously measuring current and voltage. This module replaces traditional pulse/measure test configurations, which consisted of a pulse generator, digital oscilloscope, interconnect hardware, and software.

The PMU has two modes of ultra-fast I-V source with measure: pulsed I-V and transient I-V. These two modes are illustrated in **Figure 6.** 



Figure 6. Two modes of ultra-fast I-V source with measure: Pulsed I-V and Transient I-V.

Pulsed I-V refers to any test with a pulsed source and a corresponding high speed, time-based measurement that provides DC-like results. The current and/or voltage measurement is an average of readings taken in a predefined measurement window on the pulse. This average of readings is called the "spot mean." The user defines the parameters of the pulse, including the pulse width, duty cycle, rise/fall times, amplitude, etc.

Transient I-V, or waveform capture, is a time-based current and/or voltage measurement that is typically the capture of a pulsed waveform. A transient test is typically a single pulse waveform that is used to study time-varying parameters, such as the drain current degradation versus time due to charge trapping or self-heating. Transient I-V measurements can be used to test a dynamic test circuit or as a diagnostic tool for choosing the appropriate pulse settings in the pulsed I-V mode.

Given that the 4225-PMU has two channels, only one module is needed to test a three-terminal CNT FET. A typical test configuration for connecting the PMU module to a CNT FET is shown in **Figure 7.** In this diagram, Ch 1 of the PMU is connected to the Gate terminal and Ch 2 is connected to the Drain terminal. The Source terminal is connected to the PMU Common, which is the outside shield of the PMU coax connector. To connect this Common terminal to the probe tip,

use a BNC or triax shorting plug that will connect the outside of the coax to the manipulator probe. To generate a  $V_{\rm ds}$ – $I_{\rm d}$  curve, Ch 1 steps the gate voltage and Ch 2 sweeps the drain voltage and measures the resulting drain current.



Figure 7. Circuit diagram for measuring the pulsed I-V characteristics of a CNT FET.

Figure 8 illustrates a pulsed I-V drain family of curves taken with the PMU. For this measurement, a pulse width of 500  $\mu s$  was used to generate the curves. However, each PMU channel has the ability to output voltage pulses as short as 70 ns with a rise time as short as 20 ns. The minimum duration of the pulse width will depend on several factors, including the test circuit RC time constant and the magnitude of the test current. Each dot on the curves represents a "spot mean" measurement on the pulsed waveform.

The PMU has five ranges full scale from 800 mA down to 100  $\mu$ A. To measure lower currents, using the 4225-RPM optional Remote Amplifier/Switch is recommended because it adds six measurement ranges, down to 100 nA full scale. The pulsed I-V curves shown in **Figure 8** were taken on the 100  $\mu$ A range. The threshold current was set to 20  $\mu$ A so that the test will stop if the threshold current level is reached.

For some applications, it may be necessary to study the transient response of a CNT FET. If this is the case, the waveform capture mode (transient I-V) can be used to capture the current and voltage time-based response

to the device. **Figure 9** shows the transient response of the CNT FET. The blue curve is the pulsed drain voltage and the red curve is the resulting current response as a function of time.

The blue voltage output curve looks close to the defined rise and fall times of  $10\mu s$  with a pulse width of  $50\mu s$ . Note that the pulse width is measured at one-half of the input amplitude of 1 V. Therefore, the pulse width is measured at 500 mV. The sample period in this example is 25 ns (40 MHz rate). With proper cabling and connections, the voltage shape should be output as defined by the user with minimal deviation.

The red curve shows the drain current and is plotted on the right Y-axis. The drain current is measured at constant drain and gate voltages. The peaks in the curve are caused by charging and discharging of the cabling, as well as the current flow through the device. Note that these peaks occur during the pulse transitions. Reducing the pulse amplitude or increasing the pulse transition time reduces the dV/dt, which reduces the peak height.

#### **Optimizing Pulsed I-V Measurements**

To improve the quality of pulsed I-V measurements made with the 4200A-SCS, follow these guidelines:

- Use the Right Cables and Connections: Using proper cabling and connections is important for ultra-fast I-V applications in order to achieve the highest frequency output and to avoid signal distortions and capacitive charging effects.
  - Use cabling and connections optimized for high frequency (at least 150 MHz).
  - Use a signal path that matches the impedance of the instrument (50 ohms).
  - Tie the low side of the DUT to the shield of the PMU coax cable.
  - Connect the shields from each PMU channel together as close as possible to the DUT.
  - Minimize the loop area once the center conductor and shield are separate in the test circuit.
  - Minimize the cable length.



Figure 8. Pulsed I-V drain family of curves of CNT FET.



Figure 9. Waveform of single drain voltage pulse and resulting drain current of CNT FET.

- Make the Right Chuck Connections: CNT FETs and other nanotransistors may be either back-gated or topgated. For back-gated devices, one of the PMU channels needs to be connected to the chuck of the prober. When making PMU connections to the chuck, the user will give up some functionality of the PMU: fast transitions, high frequency, low current, etc. This is because the output of the high frequency PMU channel is connected to the chuck capacitance and the chuck cabling, which slows down the source response and couples noise into the measurement. If possible, it is better to use a third manipulator and probe directly to the chuck. For high speed sourcing and measuring, it is best to use all top-side connections and avoid connecting the PMU to the chuck.
- Verify Pulse Width: Ensure the pulse width is long enough to ensure a settled reading. Verify the resulting current measurement is settled by outputting a single pulse using the Waveform Capture mode. Both the current and voltage can be plotted as a function of time in the Graph.
- Minimize Noise: To minimize noisy results, multiple waveforms can be averaged or a moving average function can be created in the built-in Formulator to smooth out the measurements further.

### Capacitance-Voltage Measurements

In addition to performing DC and pulsed I-V measurements on CNT FETs, measuring the capacitance of the FET can also provide information about the device, including the mobility, timing effects, and gate dielectrics. Figure 10 outlines the connections of the 4210-CVU or 4215-CVU to the CNT FET. In this configuration, the gate-to-drain capacitance is measured as a function of the gate voltage.

The HCUR/HPOT terminals that connect the high of the voltage source to the gate should be connected to the chuck. The LCUR/LPOT terminals that measure the capacitance should be connected to the drain terminal of the DUT. For best results, the measurement terminals should never be connected to the chuck. For top-gated CNT FETs, both the measure and voltage source can be output to the gate of the FET from the same terminals (either HCUR/HPOT or LPOT/ LCUR) of the CVU. The HI and LO terminals of the CVU are interchangeable in the Terminal Settings window of the CVU in the Clarius software. The results of generating a C-V sweep between the gate and drain of the CNT FET are shown in Figure 11.



Figure 10. Connections of the CVU to a CNT FET.



Figure 11. C-V sweep of gate-to-drain capacitance.

#### **Optimizing Capacitance Measurements**

To improve the quality of capacitance measurements made with the CVU, follow these guidelines:

Perform Open Compensation (for Measurements
 <10 pF): The open correction feature compensates for
 capacitance offsets in the cabling and connections.
 Performing the correction is a two-part process. The
 corrections are performed, and then they are enabled
 within a test module.</li>

To perform the corrections, select Tools at the top of the screen and select CVU Connection Compensation. For an Open correction, select Measure Open. Probes must be up or the DUT removed from the test fixture. Enable the correction by selecting Open Compensation button in the Terminal Settings pane.

Use Proper Shield Connections: Connect the shields
of the coax cables together as close as possible to the
DUT. This reduces the loop area of the shields, which
minimizes the inductance. This also helps to maintain the
transmission line effects. If the shields are not connected
together, offsets may occur. The higher the frequency, the
more important this becomes.

• Choose Appropriate Hold and Sweep Delay Times:

The condition of a device when all internal capacitances are fully charged after an applied voltage step is referred to as "equilibrium." If capacitance measurements are made before the device is in equilibrium, inaccurate results may occur.

To choose the delay times for a C-V sweep, step an applied voltage using the Sampling Mode, and plot the capacitance as a function of time. Observe the settling time from the graph. Use this time for the Hold Time for the initial applied voltage or for the Sweep Delay Time applied at each step in the sweep. The Sweep Delay Time may not need to be as long as the first step. The user will need to experiment to verify the appropriate time.

 Choose Appropriate Speed Mode in the Test Settings window: The Speed mode function enables the user to adjust the time for settling and integration of the measurement. For small capacitances (pico-Farads or less) use the Quiet or Custom Speed modes for best results. Use Guarding: When making very small capacitance
measurements, guarding will help prevent stray
capacitance from unused terminals of the device
from affecting measurement accuracy. For example, if
measuring the capacitance between only the gate and
drain terminals, the source terminal of the FET can be
connected to the guard. The guard terminal of the CVU is
the outside shield of the coax cable.

#### Conclusion

When using the appropriate instrumentation and measurement techniques, optimal electrical characterization of CNT FETs can be achieved. The 4200A-SCS is an ideal tool for performing electrical characterization of CNT FETs and other nanostructures because of its integrated hardware, software, and analysis tools. The SMUs can be used to determine  $V_{\rm ds}-I_{\rm d}$ ,  $V_{\rm GS}-I_{\rm d}$ , resistance, and other I-V measurements on the CNT FET. The PMU can be used to make pulsed I-V measurements or observe the transient response of a pulsed waveform applied to the DUT. The CVU can be used to generate C-V, C-f, or C-t curves. Using the Carbon Nanotube Transistor Characterization (*cntfet*) project that comes with the 4200A-SCS can further simplify measurement setup and execution.

### Acknowledgement

The author appreciates the assistance provided by Sandia National Labs, Livermore, California, who supplied the CNT FETs used in the device testing process during the development of this application note.

#### **Contact Information:**

**Australia** 1 800 709 465

Austria\* 00800 2255 4835

Balkans, Israel, South Africa and other ISE Countries +41 52 675 3777

Belgium\* 00800 2255 4835

Brazil +55 (11) 3759 7627

Canada 1 800 833 9200

Central East Europe / Baltics +41 52 675 3777

**Central Europe / Greece** +41 52 675 3777

Denmark +45 80 88 1401

Finland +41 52 675 3777

France\* 00800 2255 4835

Germany\* 00800 2255 4835

Hong Kong 400 820 5835

India 000 800 650 1835

Indonesia 007 803 601 5249

Italy 00800 2255 4835

Japan 81 (3) 6714 3086

Luxembourg +41 52 675 3777

Malaysia 1 800 22 55835

Mexico, Central/South America and Caribbean 52 (55) 56 04 50 90

Middle East, Asia, and North Africa +41 52 675 3777

The Netherlands\* 00800 2255 4835

New Zealand 0800 800 238

Norway 800 16098

People's Republic of China 400 820 5835

Philippines 1 800 1601 0077

Poland +41 52 675 3777

Portugal 80 08 12370

Republic of Korea +82 2 565 1455

Russia / CIS +7 (495) 6647564

Singapore 800 6011 473

**South Africa** +41 52 675 3777

**Spain\*** 00800 2255 4835

Sweden\* 00800 2255 4835

Switzerland\* 00800 2255 4835

Taiwan 886 (2) 2656 6688

Thailand 1 800 011 931

United Kingdom / Ireland\* 00800 2255 4835

**USA** 1 800 833 9200

Vietnam 12060128

\* European toll-free number. If not

accessible, call: +41 52 675 3777

Bev. 02.2018





